

**DAC7571** SLAS374 — FEBRUARY 2003

# +2.7 V TO +5.5 V, I<sup>2</sup>C INTERFACE, VOLTAGE OUTPUT, 12-BIT DIGITAL-TO-ANALOG CONVERTER

## FEATURES

- Micropower Operation: 140 μA @ 5 V
- Power-On Reset to Zero
- +2.7 V to +5.5 V Power Supply
- Specified Monotonic by Design
- Settling Time: 10µs to ±0.003%FS
- I<sup>2</sup>C<sup>™</sup> Interface up to 3.4 Mbps
- On-Chip Output Buffer Amplifier, Rail-to-Rail Operation
- Double-Buffered Input Register
- Address Support for up to Two DAC7571s
- Small 6 Lead SOT Package
- Operation From -40°C to 105°C

## APPLICATIONS

- Process Control
- Data Acquistion Systems
- Closed-Loop Servo Control
- PC Peripherals
- Portable Instrumentation

# DESCRIPTION

The DAC7571 is a low-power, single channel, 12-bit buffered voltage output DAC. Its on-chip precision output amplifier allows rail-to-rail output swing to be achieved. The DAC7571 utilizes an  $l^2$ C compatible two wire serial interface that operates at clock rates up to 3.4 Mbps with address support of up to two DAC7571s on the same data bus.

The output voltage range of the DAC is set to V <sub>DD</sub>. The DAC7571 incorporates a power-on-reset circuit that ensures that the DAC output powers up at zero volts and remains there until a valid write to the device takes place. The DAC7571 contains a power-down feature, accessed via the internal control register, that reduces the current consumption of the device to 50 nA at 5 V.

The low power consumption of this part in normal operation makes it ideally suited for portable battery operated equipment. The power consumption is less than 0.7 mW at  $V_{DD}$  = 5 V reducing to 1  $\mu$ W in power-down mode.

The DAC7571 is available in a 6-lead SOT 23 package.

I<sup>2</sup>C is a trademark of Philips Corporation.



A Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# DAC7571



SLAS374 — FEBRUARY 2003



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# PACKAGE/ORDERING INFORMATION

| PRODUCT | PACKAGE                            | PACKAGE<br>DESIGNATO<br>R | SPECIFIED<br>TEMPERATURE<br>RANGE     | PACKAGE<br>MARKING | ORDERING<br>NUMBER       | TRANSPORT MEDIA               |
|---------|------------------------------------|---------------------------|---------------------------------------|--------------------|--------------------------|-------------------------------|
| DAC7571 | SOT22 6                            |                           | $40^{\circ}$ C to $\pm 105^{\circ}$ C | D771               | DAC7571IDBVT             | 250 Piece Small Tape and Reel |
| DACTOTI | 71 SOT23-6 DBV -40°C to +105°C D77 |                           | DITI                                  | DAC7571IDBVR       | 3000 Piece Tape and Reel |                               |

# PIN CONFIGURATIONS



# **PIN DESCRIPTION (SOT23-6)**

| PIN                | NAME                                                                                                                                        | DESCRIPTION                                          |  |  |  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|
| 1                  | V <sub>OUT</sub>                                                                                                                            | Analog output voltage from DAC                       |  |  |  |
| 2                  | GND                                                                                                                                         | Ground reference point for all circuitry on the part |  |  |  |
| 3                  | V <sub>DD</sub>                                                                                                                             | Analog Voltage Supply Input                          |  |  |  |
| 4                  | SDA                                                                                                                                         | Serial Data Input                                    |  |  |  |
| 5                  | SCL                                                                                                                                         | Serial Clock Input                                   |  |  |  |
| 6                  | A0                                                                                                                                          | Device Address Select                                |  |  |  |
| LOT TRACE<br>CODE: | <b>Y</b> ear (3=2003); <b>M</b> onth (1–9=JAN–SEP; A=OCT,<br>B=NOV, C=DEC); <b>LL</b> – Random code generated<br>when assembly is requested |                                                      |  |  |  |

## **ABSOLUTE MAXIMUM RATINGS (1)**

|                                                 |                                    | UNITS                          |
|-------------------------------------------------|------------------------------------|--------------------------------|
| V <sub>DD</sub> to GND                          | -0.3V to +6V                       |                                |
| Digital Input voltage to GND                    | -0.3 V to +V <sub>DD</sub> + 0.3 V |                                |
| V <sub>OUT</sub> to GND                         | -0.3 V to +V <sub>DD</sub> + 0.3 V |                                |
| Operating temperature range                     |                                    | -40°C to + 105°C               |
| Storage temperature range                       | -65°C to + 150°C                   |                                |
| Junction temperature range (T <sub>J</sub> max) |                                    | + 150°C                        |
| Power dissipation                               |                                    | $(T_J max - T_A)R_{\Theta JA}$ |
| Thermal impedance, $R_{\Theta J A}$             | 240°C/W                            |                                |
| Lead temperature, soldering                     | Vapor phase (60s)                  | 215°C                          |
|                                                 | Infrared (15s)                     | 220°C                          |

(1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

V <sub>DD</sub> = +2.7 V to +5.5 V; R <sub>L</sub> = 2 k $\Omega$  to GND; C <sub>L</sub> = 200 pF to GND; all specifications -40°C to +105°C unless otherwise noted.

| PARAMETER                              | CONDITIONS                                                        |             | DAC757 | 71                  |               |
|----------------------------------------|-------------------------------------------------------------------|-------------|--------|---------------------|---------------|
| PARAWEIER                              | CONDITIONS                                                        | MIN         | TYP    | MAX                 | UNITS         |
| STATIC PERFORMANCE (1)                 |                                                                   |             |        |                     |               |
| Resolution                             |                                                                   | 12          |        |                     | Bits          |
| Relative accuracy                      |                                                                   |             |        | ±0.195              | % of FSR      |
| Differential nonlinearity              | Assured monotonic by design                                       |             |        | ±1                  | LSB           |
| Zero code error                        | All zeroes loaded to DAC register                                 |             | 5      | 20                  | mV            |
| Full-scale error                       | All ones loaded to DAC register                                   |             | -0.15  | -1.25               | % of FSR      |
| Gain error                             |                                                                   |             |        | ±1.25               | % of FSR      |
| Zero code error drift                  |                                                                   |             | ±7     |                     | μV/°C         |
| Gain temperature coefficient           |                                                                   |             | ±3     |                     | ppm of FSR/°C |
| OUTPUT CHARACTERISTICS                 | <b>s</b> (2)                                                      |             |        |                     |               |
| Output voltage range                   |                                                                   | 0           |        | V <sub>DD</sub>     | V             |
| Output voltage settling time           | 1/4 Scale to 3/4 scale change (400 $_{\rm H}$ to C00 $_{\rm H}$ ) |             | 8      | 10                  | μs            |
| Slew rate                              |                                                                   |             | 1      |                     | V/µs          |
| Open and the local state Pfe           | R <sub>L</sub> =∞                                                 |             | 470    |                     | pF            |
| Capacitive load stability              | $R_{\perp} = 2k\Omega$                                            |             | 1000   |                     | pF            |
| Code change glitch impulse             | 1 LSB Change around major carry                                   |             | 20     |                     | nV-s          |
| Digital feedthrough                    |                                                                   |             | 0.5    |                     | nV-s          |
| DC output impedance                    |                                                                   |             | 1      |                     | Ω             |
|                                        | V <sub>DD</sub> =+5V                                              |             | 50     |                     | mA            |
| Short-circuit current                  | V <sub>DD</sub> =+3V                                              |             | 20     |                     | mA            |
| <b>D</b> (1)                           | Coming out of power-down mode, V <sub>DD</sub> =+5V               |             | 2.5    |                     | μs            |
| Power-up time                          | Coming out of power-down mode, V <sub>DD</sub> =+3V               |             | 5      |                     | μs            |
| LOGIC INPUTS (2)                       |                                                                   |             |        |                     |               |
| Input current                          |                                                                   |             |        | ± 1                 | μA            |
| V <sub>IN</sub> L, Input low voltage   | V <sub>DD</sub> =+3V                                              |             |        | 0.3×V <sub>DD</sub> | V             |
| V <sub>IN</sub> H, Input high voltage  | V <sub>DD</sub> =+5V                                              | 0.7×V<br>DD |        |                     | V             |
| Pin capacitance                        |                                                                   |             |        | 3                   | pF            |
| POWER REQUIREMENTS                     |                                                                   | •           |        |                     |               |
| V <sub>DD</sub>                        |                                                                   | 2.7         |        | 5.5                 | V             |
| I <sub>DD</sub> (normal operation)     | DAC active and excluding load current                             |             |        |                     |               |
| V <sub>DD</sub> =+3.6V to +5.5V        | V <sub>IH</sub> =V <sub>DD</sub> and V <sub>IL</sub> =GND         |             | 135    | 200                 | μA            |
| V <sub>DD</sub> =+2.7V to +3.6V        | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                              |             | 115    | 160                 | μA            |
| I <sub>DD</sub> (all power-down modes) |                                                                   |             |        |                     |               |
| V <sub>DD</sub> =+3.6 V to +5.5 V      | V <sub>IH</sub> =V <sub>DD</sub> and V <sub>IL</sub> =GND         |             | 0.2    | 1                   | μA            |
| V <sub>DD</sub> =+2.7V to +3.6V        | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                              | 1           | 0.05   | 1                   | μA            |
| POWER EFFICIENCY                       |                                                                   |             |        |                     | ·             |
| I <sub>OUT</sub> /I <sub>DD</sub>      | I <sub>LOAD</sub> =2mA, V <sub>DD</sub> =+5V                      | 1           | 93     |                     | %             |

Linearity calculated using a reduced code range of 48 to 4047; output unloaded.
 Specified by design and characterization, not production tested.

# DAC7571

SLAS374 — FEBRUARY 2003

## TIMING CHARACTERISTICS

TEXAS INSTRUMENTS www.ti.com

| SYMBOL                             | PARAMETER                                                | TEST CONDITIONS                             | MIN TY                 | P MAX | UNITS |
|------------------------------------|----------------------------------------------------------|---------------------------------------------|------------------------|-------|-------|
|                                    |                                                          | Standard mode                               |                        | 100   | kHz   |
| £                                  |                                                          | Fast mode                                   |                        | 400   | kHz   |
| f <sub>SCL</sub>                   | SCL Clock Frequency                                      | High-speed mode, C <sub>B</sub> - 100pF max |                        | 3.4   | MHz   |
|                                    |                                                          | High-Speed mode, C <sub>B</sub> - 400pF max |                        | 1.7   | MHz   |
| 4                                  | Bus Free Time Between a STOP                             | Standard mode                               | 4.7                    |       | μs    |
| t <sub>BUF</sub>                   | and START Condition                                      | Fast mode                                   | 1.3                    |       | μs    |
|                                    |                                                          | Standard mode                               | 4.0                    |       | μs    |
| t <sub>HD</sub> ; t <sub>STA</sub> | Hold Time (Repeated) START<br>Condition                  | Fast mode                                   | 600                    |       | ns    |
|                                    | Condition                                                | High-speed mode                             | 160                    |       | ns    |
|                                    |                                                          | Standard mode                               | 4.7                    |       | μs    |
|                                    |                                                          | Fast mode                                   | 1.3                    |       | μs    |
| t <sub>LOW</sub>                   | LOW Period of the SCL Clock                              | High-speed mode, C <sub>B</sub> - 100pF max | 160                    |       | ns    |
|                                    |                                                          | High-speed mode, C <sub>B</sub> - 400pF max | 320                    |       | ns    |
|                                    |                                                          | Standard mode                               | 4.0                    |       | μs    |
|                                    |                                                          | Fast mode                                   | 600                    |       | ns    |
| t <sub>HIGH</sub>                  | HIGH Period of the SCL Clock                             | High-speed mode, C <sub>B</sub> - 100pF max | 60                     |       | ns    |
|                                    |                                                          | High-speed mode, C <sub>B</sub> - 400pF max | 120                    |       | ns    |
|                                    |                                                          | Standard mode                               | 4.7                    |       | μs    |
| t <sub>SU</sub> ; t <sub>STA</sub> | Setup Time for a Repeated<br>START Condition             | Fast mode                                   | 600                    |       | ns    |
|                                    | START Condition                                          | High-speed mode                             | 160                    |       | ns    |
|                                    |                                                          | Standard mode                               | 250                    |       | ns    |
| t <sub>SU</sub> ; t <sub>DAT</sub> | Data Setup Time                                          | Fast mode                                   | 100                    |       | ns    |
| 00 5/11                            |                                                          | High-speed mode                             | 10                     |       | ns    |
|                                    |                                                          | Standard mode                               | 0                      | 3.45  | μs    |
|                                    |                                                          | Fast mode                                   | 0                      | 0.9   | μs    |
| t <sub>HD</sub> ; t <sub>DAT</sub> | Data Hold Time                                           | High-speed mode, C <sub>B</sub> - 100pF max | 0                      | 70    | ns    |
|                                    |                                                          | High-speed mode, C <sub>B</sub> - 400pF max | 0                      | 150   | ns    |
|                                    |                                                          | Standard mode                               | 20 × 0.1C <sub>B</sub> | 1000  | ns    |
|                                    |                                                          | Fast mode                                   | 20 × 0.1C <sub>B</sub> | 300   | ns    |
| t <sub>RCL</sub>                   | Rise Time of SCL Signal                                  | High-speed mode, C <sub>B</sub> - 100pF max | 10                     | 40    | ns    |
|                                    |                                                          | High-speed mode, C <sub>B</sub> - 400pF max | 20                     | 80    | ns    |
|                                    |                                                          | Standard mode                               | 20 × 0.1C <sub>B</sub> | 1000  | ns    |
|                                    | Rise Time of SCL Signal After a                          | Fast mode                                   | 20 × 0.1C <sub>B</sub> | 300   | ns    |
| t <sub>RCL1</sub>                  | Repeated START Condition and<br>After an Acknowledge BIT | High-speed mode, C <sub>B</sub> - 100pF max | 10                     | 80    | ns    |
|                                    |                                                          | High-speed mode, C <sub>B</sub> - 400pF max | 20                     | 160   | ns    |
| t <sub>FCL</sub>                   |                                                          | Standard mode                               | 20 × 0.1C <sub>B</sub> | 300   | ns    |
|                                    |                                                          | Fast mode                                   | 20 × 0.1C <sub>B</sub> | 300   | ns    |
|                                    | Fall Time of SCL Signal                                  | High-speed mode, C <sub>B</sub> - 100pF max | 10                     | 40    | ns    |
|                                    |                                                          | High-speed mode, C <sub>B</sub> - 400pF max | 20                     | 80    | ns    |
|                                    |                                                          | Standard mode                               | 20 × 0.1C <sub>B</sub> | 1000  | ns    |
|                                    |                                                          | Fast mode                                   | 20 × 0.1C <sub>B</sub> | 300   | ns    |
| t <sub>RDA</sub>                   | Rise Time of SDA Signal                                  | High-speed mode, C <sub>B</sub> - 100pF max | 10                     | 80    | ns    |
|                                    |                                                          | High-speed mode, C <sub>B</sub> - 400pF max | 20                     | 160   | ns    |



### TIMING CHARACTERISTICS (continued)

| SYMBOL                                     | PARAMETER                         | TEST CONDITIONS                           | MIN                           | TYP MAX | UNITS |
|--------------------------------------------|-----------------------------------|-------------------------------------------|-------------------------------|---------|-------|
|                                            |                                   | Standard mode                             | $20 \times 0.1C$ <sub>B</sub> | 300     | ns    |
|                                            | Fall Time of SDA Signal           | Fast mode                                 | $20 \times 0.1C$ <sub>B</sub> | 300     | ns    |
| t <sub>FDA</sub>                           | Fall Time of SDA Signal           | High-speed mode, C $_{\rm B}$ - 100pF max | 10                            | 80      | ns    |
|                                            |                                   | High-speed mode, C $_{\rm B}$ - 400pF max | 20                            | 160     | ns    |
|                                            |                                   | Standard mode                             | 4.0                           |         | μs    |
| $t_{SU}$ ; $t_{STO}$ Setup Time for STOP C | Setup Time for STOP Condition     | Fast mode                                 | 600                           |         | ns    |
|                                            |                                   | High-speed mode                           | 160                           |         | ns    |
| С <sub>в</sub>                             | Capacitive Load for SDA and SCL   |                                           |                               | 400     | pF    |
| 4                                          | Dulas Width of Spike Suppressed   | Fast mode                                 |                               | 50      | ns    |
| t <sub>SP</sub>                            | Pulse Width of Spike Suppressed   | High-speed mode                           |                               | 10      | ns    |
|                                            | Noise Margin at the HIGH Level    | Standard mode                             |                               |         |       |
| V <sub>NH</sub>                            | for Each Connected Device         | Fast mode                                 | 0.2V <sub>DD</sub>            |         | V     |
|                                            | (Including Hysteresis)            | High-speed mode                           |                               |         |       |
|                                            | Noise Margin at the LOW Level for | Standard mode                             |                               |         |       |
| V <sub>NL</sub>                            | Each Connected Device             | Fast mode                                 | 0.1V <sub>DD</sub>            |         | V     |
|                                            | (Including Hysteresis)            | High-speed mode                           |                               |         |       |

**DAC7571** SLAS374 — FEBRUARY 2003



# TYPICAL CHARACTERISTICS: $V_{DD}$ = +5 V

At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +5$  V, unless otherwise noted.



Figure 1



Figure 3





TYPICAL TOTAL UNADJUSTED ERROR



Figure 4

0







I DD HISTOGRAM









Figure 9







SOURCE AND SINK CURRENT CAPABILITY





SUPPLY CURRENT vs TEMPERATURE



















Time (1µs/div)

#### Figure 15

HALF-SCALE SETTLING TIME



Time (1µs/div)

Figure 17

#### FULL-SCALE SETTLING TIME



Time (Tµs/div)



#### HALF-SCALE SETTLING TIME



Time (1µs/div)

Figure 16

#### POWER-ON RESET TO 0V





#### EXITING POWER-DOWN (800 <sub>H</sub> Loaded)



Time (5µs/div)



#### CODE CHANGE GLITCH



**DAC7571** SLAS374 — FEBRUARY 2003



# TYPICAL CHARACTERISTICS: $V_{DD}$ = +2.7V

At T<sub>A</sub> = +25°C, +V<sub>DD</sub> = +2.7V, unless otherwise noted.

























SOURCE AND SINK CURRENT CAPABILITY









#### FULL SCALE SETTLING TIME



Time (1µs/div)

Figure 31







Time (1µs/div)





HALF SCALE SETTLING TIME

Figure 34



|   |  | CLK | (2.7V | /div) |      |                   |       |  |
|---|--|-----|-------|-------|------|-------------------|-------|--|
| . |  |     |       |       | <br> |                   |       |  |
|   |  |     |       |       |      |                   |       |  |
|   |  |     |       |       |      |                   |       |  |
|   |  | ×   |       |       | Vo   | <sub>JT</sub> (1V | /div) |  |
|   |  |     |       |       | <br> |                   |       |  |
|   |  |     |       |       |      |                   |       |  |

Time (5µs/div)



#### HALF SCALE SETTLING TIME



Time (1µs/div)



POWER ON RESET 0 V



Time (20µs/div)

Figure 35

#### CODE CHANGE GLITCH



# THEORY OF OPERATION

## D/A SECTION

The architecture of the DAC7571 consists of a string DAC followed by an output buffer amplifier. Figure 38 shows a block diagram of the DAC architecture.



Figure 38. R-String DAC Architecture

The input coding to the DAC7571 is unsigned binary, which gives the ideal output voltage as:

 $V_{OUT} = V_{DD} \times \frac{D}{4096}$ 

where D = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 4095.

#### **RESISTOR STRING**

The resistor string section is shown in Figure 39. It is simply a string of resistors, each of value R. The code loaded into the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier by closing one of the switches connecting the string to the amplifier. It is ensured monotonic because it is a string of resistors. The negative tap of the resistor string is tied to GND. The positive tap of the resistor string is tied to V <sub>DD</sub>.





#### OUTPUT AMPLIFIER

The output buffer amplifier is capable of generating rail-to-rail voltages on its output which gives an output range of 0 V to V  $_{DD}$ . It is capable of driving a load of  $2k\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical characteristics. The slew rate is 1V/µs with a half-scale settling time of 8 µs with the output unloaded.

#### I<sup>2</sup>C INTERFACE

The DAC7571 uses an I<sup>2</sup>C interface as defined by Philips Semiconductor to receive data in slave mode (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The DAC7571 supports the following data transfer modes, described in the I<sup>2</sup>C-Bus Specification: Standard Mode (100 kbit/s), Fast Mode (400 kbit/s) and High-Speed Mode (3.4 Mbit/s). Ten-bit addressing and general call addres are *not* supported.

For simplicity, standard mode and fast mode are referred to as F/S-mode and high-speed mode is referred tg as HS-mode.

#### The 2-wire I<sup>2</sup>C serial bus protocol operates as follows:

• The *Master* initiates data transfer by establishing a *Start* condition. The *Start* condition is defined when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 40. The byte following the start condition is the address byte consisting of the 7-bit slave address followed by the W bit.





The addressed Slave responds by pulling the SDA pin low during the ninth clock pulse, termed the Acknowledge bit (see Figure 41). At this stage all other devices on the bus remain idle while the selected device waits for data to be written to its shift register.



Figure 41. Acknowledge on the I<sup>2</sup>C Bus

Data is transmitted over the serial bus in sequences of nine clock cycles (8 data bits followed by an acknowledge bit. The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 42).



When all data bits have been written, a Stop condition is established (see Figure 43). In writing to the DAC7571, the master must pull the SDA line high during the tenth clock pulse to establish a Stop condition.

# DAC7571



SLAS374 — FEBRUARY 2003



#### **Standard-and Fast-Mode:**





D11 – D0 = Data Bits

Figure 44. Master Transmitter Addressing DAC7571 as a Slave Receiver With a 7-Bit Address

| MSB |   |   |   |   |   |    |   |  |
|-----|---|---|---|---|---|----|---|--|
| 1   | 0 | 0 | 1 | 1 | 0 | A0 | 0 |  |

The address byte is the first byte received by the DAC7571 following the START condition from the master device. The first five bits (MSBs) of the slave address are factory preset to 100110. The next bit of the address byte is the device select bit, A0. In order for DAC7571 to respond, the logic state of address bit A0 should match the logic state of address pin A0. A maximum of two devices with the same preset code can therefore be connected on the same bus at one time. The A0 Address Input can be connected to  $V_{DD}$  or digital ground, or can be actively driven by TTL or CMOS logic levels. The device address is set by the state of the A0 pin upon power-up of the DAC7571. The last bit of the address byte (R/W) should always be zero. Following the START condition, the DAC7571 monitors the SDA bus, checking the device type identifier being transmitted. Upon receiving the 100110 code, the appropriate device select bit and the R/W bit, the DAC7571 outputs an acknowledge signal on the SDA line. Upon receipt of a broadcast address 10010000, the DAC7571 responds regardless of the state of the A0 pin.

# DAC7571

SLAS374 — FEBRUARY 2003



#### MASTER TRANSMITTER WRITING TO A SLAVE RECEIVER (DAC7571) IN STANDARD/FAST MODES

I<sup>2</sup>C protocol starts when the bus is dile, that is, when SDA and SCL lines are stable high. The master then pulls the SDA line low while SCL is still high indicting that serial data transfer has started. This is called a *start condition*, and can only be asserted by the master. After the start condition, the master generates the serial clock and puts out an address byte. While generating the bit stream, the master ensures the timing for valid data. For each valid I<sup>2</sup>C bit, the SDA line should remain stable during the entire high period of the SCL line. The address byte consists of 7 address bits (1001 100, assuming A0=0) and a direction bit (R/W=0). After sending the address byte, the master generates a ninth SCL pulse and monitors the state of the SDA line during the high period of this ninth clock cycle.

The SDA line being pulled low by a receiver during the high period of this 9 th clock cylce is called an acknowledge signal. If the master receives an acknowledge signal, it knows that a DAC7571 successfully matched the address which the master sent. Upon the receipt of this acknowledge, the master knows that the communication link with a DAC7571 has been established and more data can be sent. The master continues by sending a Control/MS-byte, which sets DAC7571 operation mode and specifies the first 4 MSBs of data. After sending the Control/MS-byte, the master expects an acknowledge signal from the DAC7571. Upon the receipt of the acknowledge, the master sends an LS-byte that represents the 8 least significant bits of DAC7571's 12-bit conversion data. After receiving the LS-byte, the DAC7571 sends an acknowledge. At the falling edge of the acknowledge signal, following the LS-byte, the DAC7571 performs a digital to analog conversion. For further DAC updates, the master can keep repeating Control/MS-byte and LS-byte sequences expecting an acknowledge after each byte. After the required number of digital to analog conversions is complete, the master can break the communication link with the DAC7571 by pulling the SDA line from low to high while SCL line is high. This is called a stop condition. A stop condition brings the bus back to idle (SDA and SCL both high). A stop condition indicates that communication with the DAC7571 has ended. All devices on the bus, including the DAC7571, waits for a new start condition followed by a mtaching address byte. DAC7571 stays in a programmed state until the receipt of a stop condition.

| Transmitter | MSB                        | 6  | 5   | 4                  | 3   | 2   | 1  | LSB | Comment                         |
|-------------|----------------------------|----|-----|--------------------|-----|-----|----|-----|---------------------------------|
| Master      |                            |    |     | Begin Sequence (1) |     |     |    |     |                                 |
| Master      | 1                          | 0  | 0   | 1                  | 1   | 0   | A0 | 0   | Write Addressing (LSB=0, R/W=0) |
| DAC7571     | DAC7571 Acknowledges       |    |     |                    |     |     |    |     |                                 |
| Master      | 0                          | 0  | PD1 | PD0                | D11 | D10 | D9 | D8  | Writing Control/MS-Byte         |
| DAC7571     |                            |    |     |                    |     |     |    |     |                                 |
| Master      | D7                         | D6 | D5  | D4                 | D3  | D2  | D1 | D0  | Writing LS-Byte                 |
| DAC7571     | DAC7571 Acknowledges       |    |     |                    |     |     |    |     |                                 |
| Master      | Stop or Repeated Start (2) |    |     |                    |     |     |    |     | Done                            |

#### Table 1. Write Sequence in Standard/Fast Modes

(1) Once DAC7571 is addressed, high-byte-low-byte sequences can repeat until a stop condition is received.

(2) Use repeated start to secure bus operation and loop back to the stage of write addressing for next Write.

#### **POWER-ON RESET**

The DAC7571 contains a power-on reset circuit that controls the output voltage during power-up. On power-up, the DAC register is filled with zeros and the output voltage is 0 V. It remains at a zero-code output until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the DAC output while it is in the process of powering up.

#### **POWER-DOWN MODES**

The DAC7571 contains four separate modes of operation. These modes are programmable via two bits (PD1 and PD0). Table 2 shows how the state of these bits correspond to the mode of operation.

| PD1 | PD0 | OPERATING MODE             |  |  |  |  |  |  |  |
|-----|-----|----------------------------|--|--|--|--|--|--|--|
| 0   | 0   | Normal Operation           |  |  |  |  |  |  |  |
| 0   | 1   | 1kΩ to AGND, PWD           |  |  |  |  |  |  |  |
| 1   | 0   | 100k $\Omega$ to AGND, PWD |  |  |  |  |  |  |  |
| 1   | 1   | High Impedance, PWD        |  |  |  |  |  |  |  |

Table 2. Modes of Operation for the DAC7571.

When both bits are set to 0, the device works normally with normal power consumption of 150  $\mu$ A at 5V. However, for the three power-down modes, the supply current falls to 200 nA at 5V (50 nA at 3 V). Not only does the supply current fall but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has the advantage that the output impedance of the device is known while in power-down mode. There are three different options: The output is connected internally to AGND through a 1 k $\Omega$ resistor, a 100 k $\Omega$  resistor, or it is left open-circuited (high impedance). The output stage is illustrated in Figure 45.



Figure 45. Output Stage During Power-Down

All linear circuitry is shut down when the power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down. The time required to exit power down is typically 2.5  $\mu$ s for AV<sub>DD</sub> = 5 V and 5  $\mu$ s for AV<sub>DD</sub> = 3V. See the Typical Characteristics for more information.

## CURRENT CONSUMPTION

The DAC7571 typically consumes 150  $\mu$ A at V<sub>DD</sub> = 5 V and 120  $\mu$ A at V<sub>DD</sub> = 3 V. Additional current consumption can occur due to the digital inputs if V<sub>IH</sub> << V<sub>DD</sub>. For most efficient power operation, CMOS logic levels are recommended at the digital inputs to the DAC. In power-down mode, typical current consumption is 200 nA. Ten to 20 ms after a power-down command is issued, the power-down current typically drops below 10 mA.

#### DRIVING RESISTIVE AND CAPACITIVE LOADS

The DAC7571 output stage is capable of driving loads of up to 1000 pF while remaining stable. Within the offset and gain error margins, the DAC7571 can operate rail-to-rail when driving a capacitive load. Resistive loads of 2 k $\Omega$  can be driven by the DAC7571 while achieving a typical load regulation of 1%. As the load resistance drops below 2 k $\Omega$ , the load regulation error increases. When the outputs of the DAC are driven to the positive rail under resistive loading, the PMOS transistor of each Class-AB output stage can enter into the linear region. When this occurs, the added IR voltage drop deteriorates the linearity performance of the DAC. This may occur within approximately the top 20 mV of the DAC's digital input-to-voltage output transfer characteristic.

#### OUTPUT VOLTAGE STABILITY

The DAC7571 exhibits excellent temperature stability of 5 ppm/°C typical output voltage drift over the specified temperature range of the device. This enables the output voltage to stay within a  $\pm 25 \ \mu$ V window for a  $\pm 1^{\circ}$ C ambient temperature change. Good power-supply rejection ratio (PSRR) performance reduces supply noise present on V<sub>DD</sub> from appearing at the outputs to well below 10  $\mu$ V-s. Combined with good dc noise performance and true 12-bit differential linearity, the DAC7571 becomes a perfect choice for closed-loop control applications.



# **APPLICATIONS**

#### **USING REF02 AS A POWER SUPPLY FOR THE DAC7571**

Due to the extremely low supply current required by the DAC7571, a possible configuration is to use a REF02 +5V precision voltage reference to supply the required voltage to the DAC7571's supply input as well as the reference input, as shown in Figure 46. This is especially useful if the power supply is quite noisy or if the system supply voltages are at some value other than 5V. The REF02 will output a steady supply voltage for the DAC7571. If the REF02 is used, the current it needs to supply to the DAC7571 is 150  $\mu$ A typical and 200  $\mu$ A max for V <sub>DD</sub> = 5V. When a DAC output is loaded, the REF02 also needs to supply the current to the load. The total typical current required (with a 5 mW load on a given DAC output) is: 135  $\mu$ A + (5 mW/5 V) = 1.14 mA.

The load regulation of the REF02 is typically  $(0.005\% \times V_{DD})/mA$ , which results in an error of 285 mV for the 1.14 mA current drawn from it. This corresponds to a 0.2 LSB error for a 0 V to 5 V output range.



Figure 46. REF02 as Power Supply to DAC7571

# LAYOUT

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

The power applied to V <sub>DD</sub> should be well regulated and low noise. Switching power supplies and DC/DC converters will often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output.

As with the GND connection, V <sub>DD</sub> should be connected to a +5V power supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. In addition, the 1  $\mu$ F to 10  $\mu$ F and 0.1  $\mu$ F bypass capacitors are strongly recommended. In some situations, additional bypassing may be required, such as a 100 $\mu$ F electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the +5V supply, removing the high-frequency noise.

# **MECHANICAL DATA**

MPDS026D - FEBRUARY 1997 - REVISED FEBRUARY 2002

## DBV (R-PDSO-G6)

#### PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Leads 1, 2, 3 may be wider than leads 4, 5, 6 for package orientation.



# **MECHANICAL DATA**

MPDS026D - FEBRUARY 1997 - REVISED FEBRUARY 2002

## DBV (R-PDSO-G6)

#### PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Leads 1, 2, 3 may be wider than leads 4, 5, 6 for package orientation.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated